AN 917: Reset Design Techniques for Intel® Hyperflex™ Architecture FPGAs

ID 683539
Date 1/05/2021
Public
Document Table of Contents

1.4.6. Adding Clock Cycles to the Reset Sequence

You may need to apply one or more extra clock cycles to the reset sequence after power-up to ensure the functional equivalence of the design after retiming. The number of clock cycles a that a design requires after power-up is the "c-cycle" value. The following describes how to add clock cycles to the reset sequence.