Intel® Agilex™ Variable Precision DSP Blocks User Guide

ID 683037
Date 11/17/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.2. Pipeline Registers for Floating-point Arithmetic

Floating-point arithmetic has 3 latency layers of pipeline registers. You can bypass all latency layers of the pipeline registers or use any one, two or three layers of pipeline registers.

Figure 12. Location of Pipeline Register for FP32 Operation Modes
Figure 13. Location of Pipeline Register for FP16 Operation Modes
The following variable precision DSP block signals control the pipeline registers within the variable precision DSP block:
  • CLK
  • ENA[2..0]
  • CLR[1]