Low Latency 40G Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 813654
Date 4/01/2024
Public

2.4.1. Hardware Design Example Register Map

Table 5.   Low Latency 40G Ethernet Hardware Design Example Register MapLists the memory mapped register ranges for the hardware design example. You access these registers with the reg_read and reg_write functions in the System Console. For more information about these registers (except packet client registers), refer to the Low Latency 40G Ethernet Intel® FPGA IP User Guide: Intel Agilex® 5 FPGAs and SoCs .
Byte Address Block
0x300 – 0x3FF PHY registers
0x400 – 0x4FF TX MAC registers
0x500 – 0x5FF RX MAC registers
0x600 – 0x7FF Flow control registers
0x800 – 0x8FF TX statistics counters
0x900 – 0x9FF RX statistics counters
0x1000 – 0x1014 Packet client registers