External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP User Guide

ID 683216
Date 4/03/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.8.4. Observing Generated Traffic with Signal Tap

When using Signal Tap to observe the traffic generated by the Default Traffic Generator, the following are the recommended signals to tap.,
Table 157.  Signals to Tap Using Signal Tap
Pins: All local_reset_req
local_reset_done
local_cal_success
local_cal_fail
traffic_gen_pass
traffic_gen_fail
traffic_gen_timeout
Signal Tap : pre-synthesis Pre-synthesis and search for signal names with wildcards as appropriate
Pass-not-fail signals pnf_per_bit
pnf_per_bit_persist
Avalon bus signals amm_read_0
amm_readdatavalid_0
amm_ready_0
amm_write_0
amm_address_0
amm_burstcount_0
amm_byteenable_0
amm_readdata_0
amm_writedata_0
For the Signal Tap clock, Signal Tap : Pre-synthesis emif_usr_clk