AN 909: JESD204C Intel® FPGA IP and TI ADC12DJ5200RF Interoperability Report for Intel® Stratix® 10 Devices

ID 683185
Date 6/09/2020
Public

1.4.1.1. Sync Header Alignment

Table 1.  Sync Header Alignment Test Cases
Test Case Objective Description Passing Criteria
SHA.1 Check if Sync Header Lock is asserted after the completion of reset sequence. The following signals in <ip_variant_name> _base.v are tapped:
  • j204c_rx_rst_n
  • j204c_rx_sh_lock
  • j204c_rx_int 1

The rxlink_clk is used as the sampling clock for the Signal Tap.

  • The j204c_rx_sh_lock is asserted after the deassertion of _j204c_rx_rst_n.
  • The j204c_rx_int signal is deasserted if there is no error.
SHA.2 Check Sync Header Lock status after sync header lock is achieved (or during the Extended Multi-Block Alignment phase) and stable. The following signals in <ip_variant_name> _base.v are tapped
  • j204c_rx_sh_lock
  • j204c_rx_int 1

The rxlink_clk is used as the sampling clock for the Signal Tap.

  • The j204c_rx_sh_lock is asserted.
  • The j204c_rx_int signal is deasserted if there is no error.
1 The error interrupts that are enabled by default is sufficient for passing criteria.