Error Message Register Unloader Intel FPGA IP Core User Guide

ID 683866
Date 5/23/2018
Public

1.4.3. Timing

The Error Message Register Unloader IP core requires two clock cycles for the device error message circuitry, plus the following additional Error Message Register Unloader input clock cycles to unload EMR content: N + 3 where N is the emr signal width.
  • 122 clock cycles for Intel® Arria® 10 and Intel® Cyclone® 10 GX devices
  • 70 clock cycles for Stratix® V, Arria® V, and Cyclone® V devices
  • 49 clock cycles for Stratix® IV and Arria® II GZ/GX devices