AN 738: Intel® Arria® 10 Device Design Guidelines

ID 683555
Date 6/30/2017
Public
Document Table of Contents

1.4.5.4. I/O Termination

Voltage-referenced I/O standards require both an VREF and a termination voltage (VTT). The reference voltage of the receiving device tracks the termination voltage of the transmitting device. Each voltage-referenced I/O standard requires a unique termination setup.

Although single-ended, non-voltage-referenced I/O standards do not require termination, impedance matching is necessary to reduce reflections and improve signal integrity.

Arria® 10 on-chip series and parallel termination provides the convenience of no external components. Alternatively, you can use external pull-up resistors to terminate the voltage-referenced I/O standards such as SSTL and HSTL.

Differential I/O standards typically require a termination resistor between the two signals at the receiver. The termination resistor must match the differential load impedance of the signal line. Arria® 10 devices provide an optional on-chip differential resistor when using LVDS.

Note:
Table 32.  I/O Termination Checklist
Number Done? Checklist Item
1   Check I/O termination and impedance matching for chosen I/O standards, especially for voltage-referenced standards.

For more information about OCT features and limitations, refer to “I/O Features and Pin Connections”.