Intel® Stratix® 10 JTAG Boundary-Scan Testing User Guide

ID 683207
Date 7/27/2021
Public

2.3.1. Boundary-Scan Cells of Intel® Stratix® 10 Device I/O Pin

The Intel® Stratix® 10 device 3-bit BSC consists of the following registers:

  • Capture registers—connect to internal device data through the OUTJ, OEJ, and PIN_IN signals.
  • Update registers—connect to external data through the PIN_OUT and PIN_OE signals.

The TAP controller generates the global control signals for the IEEE Std. 1149.1 BST registers (SHIFT, CLOCK, and UPDATE) internally. A decode of the instruction register generates the MODE signal.

The data signal path for the boundary-scan register runs from the serial data in (SDI) signal to the serial data out (SDO) signal. The scan register begins at the TDI pin and ends at the TDO pin of the device.

Figure 3. User I/O BSC with IEEE Std. 1149.1 BST Circuitry for Intel® Stratix® 10 Devices


Note: TDI, TDO, TMS, TCK, TRST, VCC, GND, VREF, VSIGP, VSIGN, TEMPDIODE, and RREF pins do not have BSCs.
Table 2.   Boundary-Scan Cell Descriptions for Intel® Stratix® 10 DevicesThis table lists the capture and update register capabilities of all BSCs within Intel® Stratix® 10 devices.
Pin Type Captures Drives Comments
Output Capture Register OE Capture Register Input Capture Register Output Update Register OE Update Register Input Update Register
User I/O pins OUTJ OEJ PIN_IN PIN_OUT PIN_OE INJ
Dedicated input 0 1 PIN_IN N.C. N.C. N.C. PIN_IN drives to the core logic
Dedicated bidirectional 1 0 OEJ PIN_IN N.C. N.C. N.C. PIN_IN drives to the core logic
Dedicated output 2 OUTJ 0 0 N.C. N.C. N.C. OUTJ drives to the output buffer
1 This includes the NCONFIG, MSEL0, MSEL1, MSEL2, MSEL3, NCE, and PORSEL pins.
2 This includes the CONF_DONE, NSTATUS, and DCLK pins.