JESD204B Intel® Arria® 10 FPGA IP Design Example User Guide

ID 683113
Date 10/14/2022
Public
Document Table of Contents

1.4. Document Revision History for the JESD204B Intel® Arria® 10 FPGA IP Design Example User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2022.09.16 21.3 19.2.0
  • Added Table: Supported JESD204B IP Parameter Configurations (L, M, F Values)
2021.11.01 21.3 19.2.0 Updated the JESD204B Intel® Arria® 10 FPGA IP Design Example Quick Start Guide chapter:
  • Added support for QuestaSim* simulator.
  • Removed references to the NCSim simulator.
2020.02.13 17.1 17.1
  • Updated Table: Parameters in the Example Design Tab.
  • Updated information about duplex variant in the ATX PLL section.
  • Updated for latest branding standards.
  • Renamed the document as JESD204B Intel® Arria® 10 FPGA IP Design Example User Guide.
Date Version Changes
November 2017 2017.11.06
  • Added information about simplex and duplex ATX reference clock frequencies.
  • Defined (altera_jesd204_ed_<data path>.sv) as the top level RTL file in Core PLL.
  • Added Frame Clock and Link Clock Relationship subsection.
  • Defined top level RTL file in Changing the Data Rate or Reference Clock Frequency.
  • Updated SDC constraint to be modified in Changing the Data Rate or Reference Clock Frequency.
  • Added get_master_index procedure in Procedures in the main.tcl System Console Script table.
  • Updated document title.
  • Updated instances of Qsys to Platform Designer.
  • Added note to System Clocking for the Design Example table about additional jitter introduced to the ATX, fPLL, and transmit PLL output when using reference clock from a cascaded PLL output, global clock or core clock network.
May 2017 2017.05.08 Initial release.