Intel Agilex® 7 F-Series FPGA (Two F-Tiles) Development Kit User Guide

ID 739942
Date 8/07/2023
Public
Document Table of Contents

A.5.6. DDR4 DIMM2 Interface

The Intel Agilex® 7 FPGA (two F-tiles) development board provides two DDR4 x72 DIMM interfaces connected to the FPGA fabric. DIMM2 is connected to the Intel Agilex® 7 I/O96 of banks 2E and 2F. Only one DIMM memory module is included with the development kit for evaluation of the DIMM interfaces.

Table 34.  DIMM2 Pin Assignments
Schematic Signal Name FPGA Pin Number I/O Standard Description
DDR4_DIMM2_DQ0 CK46 1.2 V HS LVCMOS DDR4 DIMM2 DQ0 data
DDR4_DIMM2_DQ1 CL47 1.2 V HS LVCMOS DDR4 DIMM2 DQ1 data
DDR4_DIMM2_DQ2 CN47 1.2 V HS LVCMOS DDR4 DIMM2 DQ2 data
DDR4_DIMM2_DQ3 CP46 1.2 V HS LVCMOS DDR4 DIMM2 DQ3 data
DDR4_DIMM2_DQ4 CL43 1.2 V HS LVCMOS DDR4 DIMM2 DQ4 data
DDR4_DIMM2_DQ5 CK42 1.2 V HS LVCMOS DDR4 DIMM2 DQ5 data
DDR4_DIMM2_DQ6 CN43 1.2 V HS LVCMOS DDR4 DIMM2 DQ6 data
DDR4_DIMM2_DQ7 CP42 1.2 V HS LVCMOS DDR4 DIMM2 DQ7 data
DDR4_DIMM2_DQS_P0 CP44 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 0
DDR4_DIMM2_DQS_N0 CN45 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 0
DDR4_DIMM2_DBI_N0 CK44 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 0
DDR4_DIMM2_TDQS_N9 CL45 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 0
DDR4_DIMM2_DQ8 DA45 1.2 V HS LVCMOS DDR4 DIMM2 DQ8 data
DDR4_DIMM2_DQ9 DC45 1.2 V HS LVCMOS DDR4 DIMM2 DQ9 data
DDR4_DIMM2_DQ10 DD44 1.2 V HS LVCMOS DDR4 DIMM2 DQ10 data
DDR4_DIMM2_DQ11 CY44 1.2 V HS LVCMOS DDR4 DIMM2 DQ11 data
DDR4_DIMM2_DQ12 DA49 1.2 V HS LVCMOS DDR4 DIMM2 DQ12 data
DDR4_DIMM2_DQ13 CY48 1.2 V HS LVCMOS DDR4 DIMM2 DQ13 data
DDR4_DIMM2_DQ14 DD48 1.2 V HS LVCMOS DDR4 DIMM2 DQ14 data
DDR4_DIMM2_DQ15 DC49 1.2 V HS LVCMOS DDR4 DIMM2 DQ15 data
DDR4_DIMM2_DQS_P1 DD46 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 1
DDR4_DIMM2_DQS_N1 DC47 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 1
DDR4_DIMM2_DBI_N1 CY46 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 1
DDR4_DIMM2_TDQS_N10 DA47 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 1
DDR4_DIMM2_DQ16 CN49 1.2 V HS LVCMOS DDR4 DIMM2 DQ16 data
DDR4_DIMM2_DQ17 CP48 1.2 V HS LVCMOS DDR4 DIMM2 DQ17 data
DDR4_DIMM2_DQ18 CL49 1.2 V HS LVCMOS DDR4 DIMM2 DQ18 data
DDR4_DIMM2_DQ19 CK48 1.2 V HS LVCMOS DDR4 DIMM2 D19 data
DDR4_DIMM2_DQ20 CM52 1.2 V HS LVCMOS DDR4 DIMM2 DQ20 data
DDR4_DIMM2_DQ21 CT52 1.2 V HS LVCMOS DDR4 DIMM2 DQ21 data
DDR4_DIMM2_DQ22 CN53 1.2 V HS LVCMOS DDR4 DIMM2 DQ22 data
DDR4_DIMM2_DQ23 CR53 1.2 V HS LVCMOS DDR4 DIMM2 DQ23 data
DDR4_DIMM2_DQS_P2 CP50 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 2
DDR4_DIMM2_DQS_N2 CN51 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 2
DDR4_DIMM2_DBI_N2 CK50 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 2
DDR4_DIMM2_TDQS_N11 CL51 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 2
DDR4_DIMM2_DQ24 CR47 1.2 V HS LVCMOS DDR4 DIMM2 DQ24 data
DDR4_DIMM2_DQ25 CT46 1.2 V HS LVCMOS DDR4 DIMM2 DQ25 data
DDR4_DIMM2_DQ26 CV46 1.2 V HS LVCMOS DDR4 DIMM2 DQ26 data
DDR4_DIMM2_DQ27 CW47 1.2 V HS LVCMOS DDR4 DIMM2 DQ27 data
DDR4_DIMM2_DQ28 CW43 1.2 V HS LVCMOS DDR4 DIMM2 DQ28 data
DDR4_DIMM2_DQ29 CV42 1.2 V HS LVCMOS DDR4 DIMM2 DQ29 data
DDR4_DIMM2_DQ30 CR43 1.2 V HS LVCMOS DDR4 DIMM2 DQ30 data
DDR4_DIMM2_DQ31 CT42 1.2 V HS LVCMOS DDR4 DIMM2 DQ31 data
DDR4_DIMM2_DQS_P3 CV44 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 3
DDR4_DIMM2_DQS_N3 CW45 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 3
DDR4_DIMM2_DBI_N3 CT44 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 3
DDR4_DIMM2_TDQS_N12 CR45 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 3
DDR4_DIMM2_DQ32 CV48 1.2 V HS LVCMOS DDR4 DIMM2 DQ32 data
DDR4_DIMM2_DQ33 CT48 1.2 V HS LVCMOS DDR4 DIMM2 DQ33 data
DDR4_DIMM2_DQ34 CW49 1.2 V HS LVCMOS DDR4 DIMM2 DQ34 data
DDR4_DIMM2_DQ35 CR49 1.2 V HS LVCMOS DDR4 DIMM2 DQ35 data
DDR4_DIMM2_DQ36 CW53 1.2 V HS LVCMOS DDR4 DIMM2 DQ36 data
DDR4_DIMM2_DQ37 CV52 1.2 V HS LVCMOS DDR4 DIMM2 DQ37 data
DDR4_DIMM2_DQ38 CW55 1.2 V HS LVCMOS DDR4 DIMM2 DQ38 data
DDR4_DIMM2_DQ39 CV54 1.2 V HS LVCMOS DDR4 DIMM2 DQ39 data
DDR4_DIMM2_DQS_P4 CV50 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 4
DDR4_DIMM2_DQS_N4 CW51 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 4
DDR4_DIMM2_DBI_N4 CT50 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 4
DDR4_DIMM2_TDQS_N13 CR51 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 4
DDR4_DIMM2_DQ40 CY50 1.2 V HS LVCMOS DDR4 DIMM2 DQ40 data
DDR4_DIMM2_DQ41 DC51 1.2 V HS LVCMOS DDR4 DIMM2 DQ41 data
DDR4_DIMM2_DQ42 DA51 1.2 V HS LVCMOS DDR4 DIMM2 DQ42 data
DDR4_DIMM2_DQ43 DD50 1.2 V HS LVCMOS DDR4 DIMM2 DQ43 data
DDR4_DIMM2_DQ44 CY54 1.2 V HS LVCMOS DDR4 DIMM2 DQ44 data
DDR4_DIMM2_DQ45 DA55 1.2 V HS LVCMOS DDR4 DIMM2 DQ45 data
DDR4_DIMM2_DQ46 DD54 1.2 V HS LVCMOS DDR4 DIMM2 DQ46 data
DDR4_DIMM2_DQ47 DC55 1.2 V HS LVCMOS DDR4 DIMM2 DQ47 data
DDR4_DIMM2_DQS_P5 DD52 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 5
DDR4_DIMM2_DQS_N5 DC52 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 5
DDR4_DIMM2_DBI_N5 CY52 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 5
DDR4_DIMM2_TDQS_N14 DA53 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 5
DDR4_DIMM2_DQ48 CL41 1.2 V HS LVCMOS DDR4 DIMM2 DQ48 data
DDR4_DIMM2_DQ49 CN41 1.2 V HS LVCMOS DDR4 DIMM2 DQ49 data
DDR4_DIMM2_DQ50 CK40 1.2 V HS LVCMOS DDR4 DIMM2 DQ50 data
DDR4_DIMM2_DQ51 CP40 1.2 V HS LVCMOS DDR4 DIMM2 DQ51 data
DDR4_DIMM2_DQ52 CK36 1.2 V HS LVCMOS DDR4 DIMM2 DQ52 data
DDR4_DIMM2_DQ53 CN37 1.2 V HS LVCMOS DDR4 DIMM2 DQ53 data
DDR4_DIMM2_DQ54 CL37 1.2 V HS LVCMOS DDR4 DIMM2 DQ54 data
DDR4_DIMM2_DQ55 CP36 1.2 V HS LVCMOS DDR4 DIMM2 DQ55 data
DDR4_DIMM2_DQS_P6 CP38 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 6
DDR4_DIMM2_DQS_N6 CN39 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 6
DDR4_DIMM2_DBI_N6 CK38 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 6
DDR4_DIMM2_TDQS_N15 CL39 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 6
DDR4_DIMM2_DQ56 DF46 1.2 V HS LVCMOS DDR4 DIMM2 DQ56 data
DDR4_DIMM2_DQ57 DE47 1.2 V HS LVCMOS DDR4 DIMM2 DQ57 data
DDR4_DIMM2_DQ58 DH46 1.2 V HS LVCMOS DDR4 DIMM2 DQ58 data
DDR4_DIMM2_DQ59 DJ47 1.2 V HS LVCMOS DDR4 DIMM2 DQ59 data
DDR4_DIMM2_DQ60 DE53 1.2 V HS LVCMOS DDR4 DIMM2 DQ60 data
DDR4_DIMM2_DQ61 DF52 1.2 V HS LVCMOS DDR4 DIMM2 DQ61 data
DDR4_DIMM2_DQ62 DG51 1.2 V HS LVCMOS DDR4 DIMM2 DQ62 data
DDR4_DIMM2_DQ63 DH50 1.2 V HS LVCMOS DDR4 DIMM2 DQ63 data
DDR4_DIMM2_DQS_P7 DH48 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 7
DDR4_DIMM2_DQS_N7 DJ49 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 7
DDR4_DIMM2_DBI_N7 DF48 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 7
DDR4_DIMM2_TDQS_N16 DE49 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 7
DDR4_DIMM2_DQ64 CW41 1.2 V HS LVCMOS DDR4 DIMM2 DQ64 data
DDR4_DIMM2_DQ65 CV40 1.2 V HS LVCMOS DDR4 DIMM2 DQ65 data
DDR4_DIMM2_DQ66 CR41 1.2 V HS LVCMOS DDR4 DIMM2 DQ66 data
DDR4_DIMM2_DQ67 CT40 1.2 V HS LVCMOS DDR4 DIMM2 DQ67 data
DDR4_DIMM2_DQ68 CR37 1.2 V HS LVCMOS DDR4 DIMM2 DQ68 data
DDR4_DIMM2_DQ69 CV36 1.2 V HS LVCMOS DDR4 DIMM2 DQ69 data
DDR4_DIMM2_DQ70 CW37 1.2 V HS LVCMOS DDR4 DIMM2 DQ70 data
DDR4_DIMM2_DQ71 CT36 1.2 V HS LVCMOS DDR4 DIMM2 DQ71 data
DDR4_DIMM2_DQS_P8 CV38 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Positive for byte lane 8
DDR4_DIMM2_DQS_N8 CW39 1.2 V HS LVCMOS DDR4 DIMM2 Data Strobe
Negative for byte lane 8
DDR4_DIMM2_DBI_N8 CT38 1.2 V HS LVCMOS DDR4 DIMM2 Data Bus Inversion for byte lane 8
DDR4_DIMM2_TDQS_N17 CR39 1.2 V HS LVCMOS DDR4 DIMM2 Termination Data Strobe for byte lane 8
DDR4_DIMM2_C1 DJ33 1.2 V HS LVCMOS DDR4 DIMM2 Stacked Device Chip ID 1
DDR4_DIMM2_C0 DH32 1.2 V HS LVCMOS DDR4 DIMM2 Stacked Device Chip ID 0
DDR4_DIMM2_BG0 DA33 1.2 V HS LVCMOS DDR4 DIMM2 Bank Group 0
DDR4_DIMM2_BA1 CY32 1.2 V HS LVCMOS DDR4 DIMM2 Bank Address 1
DDR4_DIMM2_BA0 DC33 1.2 V HS LVCMOS DDR4 DIMM2 Bank Address 0
DDR4_DIMM2_A17 DD32 1.2 V HS LVCMOS DDR4 DIMM2 Address 17
DDR4_DIMM2_A16 DA35 1.2 V HS LVCMOS DDR4 DIMM2 Address 16
DDR4_DIMM2_A15 CY34 1.2 V HS LVCMOS DDR4 DIMM2 Address 15
DDR4_DIMM2_A14 DC35 1.2 V HS LVCMOS DDR4 DIMM2 Address 14
DDR4_DIMM2_A13 DD34 1.2 V HS LVCMOS DDR4 DIMM2 Address 13
DDR4_DIMM2_A12 DA37 1.2 V HS LVCMOS DDR4 DIMM2 Address 12
DDR4_DIMM2_A11 DE35 1.2 V HS LVCMOS DDR4 DIMM2 Address 11
DDR4_DIMM2_A10 DF34 1.2 V HS LVCMOS DDR4 DIMM2 Address 10
DDR4_DIMM2_A9 DJ35 1.2 V HS LVCMOS DDR4 DIMM2 Address 9
DDR4_DIMM2_A8 DH34 1.2 V HS LVCMOS DDR4 DIMM2 Address 8
DDR4_DIMM2_A7 DE37 1.2 V HS LVCMOS DDR4 DIMM2 Address 7
DDR4_DIMM2_A6 DF36 1.2 V HS LVCMOS DDR4 DIMM2 Address 6
DDR4_DIMM2_A5 DJ37 1.2 V HS LVCMOS DDR4 DIMM2 Address 5
DDR4_DIMM2_A4 DH36 1.2 V HS LVCMOS DDR4 DIMM2 Address 4
DDR4_DIMM2_A3 DE39 1.2 V HS LVCMOS DDR4 DIMM2 Address 3
DDR4_DIMM2_A2 DF38 1.2 V HS LVCMOS DDR4 DIMM2 Address 2
DDR4_DIMM2_A1 DJ39 1.2 V HS LVCMOS DDR4 DIMM2 Address 1
DDR4_DIMM2_A0 DH38 1.2 V HS LVCMOS DDR4 DIMM2 Address 0
DDR4_DIMM2_PAR DA39 1.2 V HS LVCMOS DDR4 DIMM2 Parity
DDR4_DIMM2_CS_N1 CY38 1.2 V HS LVCMOS DDR4 DIMM2 Chip Select 1
DDR4_DIMM2_CK_N0 DC39 1.2 V HS LVCMOS DDR4 DIMM2 Clock 0,
Positive
DDR4_DIMM2_CK_P0 DD38 1.2 V HS LVCMOS DDR4 DIMM2 Clock 0,
Negative
DDR4_DIMM2_CKE1 DA41 1.2 V HS LVCMOS DDR4 DIMM2 Clock Enable 1
DDR4_DIMM2_CKE0 DD40 1.2 V HS LVCMOS DDR4 DIMM2 Clock Enable 0
DDR4_DIMM2_ODT1 DC41 1.2 V HS LVCMOS DDR4 DIMM2 On Die Termination 1
DDR4_DIMM2_ODT0 DD40 1.2 V HS LVCMOS DDR4 DIMM2 On Die Termination 0
DDR4_DIMM2_ACT_N DA43 1.2 V HS LVCMOS DDR4 DIMM2 Activate Command
DDR4_DIMM2_CS_N0 CY42 1.2 V HS LVCMOS DDR4 DIMM2 Chip Select 0
DDR4_DIMM2_RESET_N DC43 1.2 V HS LVCMOS DDR4 DIMM2 Reset
DDR4_DIMM2_BG1 DD42 1.2 V HS LVCMOS DDR4 DIMM2 Bank Group 1