1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® Stratix® 10 FPGA IP User Guide

ID 683876
Date 11/15/2021
Public
Document Table of Contents

1.4. Resource Utilization

The following estimates are obtained by compiling the PHY IP core for Intel® Stratix® 10 devices using Intel® Quartus® Prime software.
Table 5.  Resource Utilization
Speed ALMs ALUTs Logic Registers Memory Block (M20K)
1G/2.5G 790 940 1570 2
1G/2.5G with IEEE 1588v2 enabled 1770 2390 3030 2
10M/100M/1G/2.5G 810 980 1610 2
10M/100M/1G/2.5G/10G (MGBASE-T) 1440 1790 2640 6
1G/2.5G/10G (MGBASE-T) 1390 1740 2640 6
1G/2.5G/10G (MGBASE-T) with IEEE 1588v2 enabled 3830 4630 5960 6
10M/100M/1G/2.5G/5G/10G (USXGMII) 920 1120 1830 3
10M/100M/1G/2.5G/5G/10G (USXGMII) with IEEE 1588v2 enabled 1760 2540 3510 4