Low Latency 50G Ethernet Intel® FPGA IP User Guide: Stratix® 10 Devices

ID 683675
Date 4/09/2024
Public
Document Table of Contents

5.6. Miscellaneous Status and Debug Signals

Table 18.  Miscellaneous Status and Debug SignalsAll miscellaneous status and debug signals are asynchronous.
Signal Direction Description
tx_lanes_stable Output Asserted when all TX lanes are stable and ready to transmit data.
rx_block_lock Output Asserted when all lanes have identified 66-bit block boundaries in the serial data stream.
rx_am_lock Output Asserted when all lanes have identified alignment markers in the data stream.
rx_pcs_ready Output Asserted when the RX lanes are fully aligned and ready to receive data.
local_fault_status Output Asserted when the RX MAC detects a local fault. This signal is available if you turn on Enable link fault generation in the parameter editor.
remote_fault_status Output Asserted when the RX MAC detects a remote fault. This signal is available if you turn on Enable link fault generation in the parameter editor.