Intel® Stratix® 10 Power Management User Guide

ID 683418
Date 10/31/2023
Public
Document Table of Contents

2.2.1.1. SmartVID Feature Implementation in Intel® Stratix® 10 Devices

Devices supporting the SmartVID feature have a VID-fused value programmed into a fuse block during device manufacturing. The VID-fused value represents a voltage level in the range of 0.8V to 0.94V. Each device has its own specific VID-fused value.

The VID-fused value is sent to the external regulator or system power controller through the PMBus interface. Upon receiving the VID-fused value, an adjustable regulator tunes the VCC and VCCP voltage levels to the voltage specified by the VID-fused value.

Intel® Stratix® 10 devices perform the SmartVID setup in the early stage of the configuration process. The SmartVID process will continue to monitor the VCC and VCCP voltage rails in user mode. The Power Manager monitors the temperature and adjusts the voltage when required. For more information, refer to the Temperature Compensation section.

Table 1.  SmartVID Regulator Requirements
Specification Value
Voltage range 0.8 V – 0.94 V
Voltage step 10 mV
Ramp time
  • Non-CvP—10 mV/10 ms to 10 mV/20 µs
  • Configuration via Protocol (CvP)—10 mV/60 µs to 10 mV/20 µs 1
Table 2.  Supported Voltage Output Format for Intel® Stratix® 10 Devices with the –V Power Option
Voltage Output Format Operating Modes
PMBus Master Mode PMBus Slave Mode
Linear mode Yes No
VID mode No No
Direct mode Yes Yes, with coefficient m=1, b=0, and R=0. Translated output voltage is in millivolts (mV).
1 When the system is required to support the CvP functionality and meet the PCI Express* ( PCIe* ) link-up timing budget during the initial power up, the minimum ramp time is 10 mV/60 µs.