Intel Agilex® 7 FPGA F-Series Development Kit User Guide

ID 683024
Date 1/18/2024
Public
Document Table of Contents

5.2. Configure the FPGA device by AS modes (Default Mode)

Default SW1 setting and system Intel® MAX® 10 image support AS configuration mode. Power on and observe FPGA D13 Configuration LED behavior.

The Intel Agilex® 7 FPGA F-Series Development Kit also supports some HPS interfaces. You can demonstrate the following HPS functions on this board:
  • 10/100/1000Mbps Ethernet PHY: U7_KSZ9031 and RJ45 connector J6
  • USB UART for communication port: micro USB connector J10
  • SD socket: J11
  • eMMC on board: U16_MTFC8GAKAJCN-4M
  • Mictor Connector for debug: J12