Generation Report - SDI MegaCore Function v8.1

Entity Namesdi_megacore_top
Variation Namehd_duplex
Variation HDLVerilog HDL
Output Directory/data/bhoh/tmp/sdi_simulation/modelsim/hdsdi/quartus

File Summary

The MegaWizard interface is creating the following files in the output directory:
FileDescription
hd_duplex.vA MegaCore® function variation file, which defines a Verilog HDL top-level description of the custom MegaCore function. Instantiate the entity defined by this file inside of your design. Include this file when compiling your design in the Quartus II software.
hd_duplex_bb.vVerilog HDL black-box file for the MegaCore function variation. Use this file when using a third-party EDA tool to synthesize your design.
hd_duplex.bsfQuartus® II symbol file for the MegaCore function variation. You can use this file in the Quartus II block diagram editor.
hd_duplex.voVerilog HDL IP functional simulation model
hd_duplex.ppfThis XML file describes the MegaCore pin attributes to the Quartus II Pin Planner.
hd_duplex.qipContains Quartus II project information for your MegaCore function variation.
hd_duplex.htmlThe MegaCore function report file.

MegaCore Function Variation File Ports

NameDirectionWidth
rstINPUT1
rx_serial_refclkINPUT1
tx_pclkINPUT1
tx_serial_refclkINPUT1
sdi_txOUTPUT1
sdi_rxINPUT1
rxdataOUTPUT20
rx_data_valid_outOUTPUT2
txdataINPUT20
tx_trsINPUT1
tx_lnINPUT22
crc_error_yOUTPUT2
crc_error_cOUTPUT2
rx_anc_dataOUTPUT20
rx_anc_validOUTPUT4
rx_anc_errorOUTPUT4
rx_clkOUTPUT1
rx_FOUTPUT2
rx_VOUTPUT2
rx_HOUTPUT2
rx_APOUTPUT2
rx_statusOUTPUT11
tx_statusOUTPUT1
enable_lnINPUT1
enable_crcINPUT1
rx_lnOUTPUT22
gxb2_cal_clkINPUT1
gxb_tx_clkoutOUTPUT1
sdi_reconfig_clkINPUT1
sdi_reconfig_togxbINPUT4
sdi_reconfig_fromgxbOUTPUT17